SI5315-EVB, Evaluation Board Using Si5315 8-kHz to 644.53-MHz Clock Multiplier
Thiết kế tham khảo bởi: Silicon Labs
![SI5315-EVB, Evaluation Board Using Si5315 8-kHz to 644.53-MHz Clock Multiplier](/_next/image?url=https%3A%2F%2Fdownload.datasheets.com%2Fpdfs%2F2016%2F7%2F19%2F5%2F41%2F5%2F212%2Fslab_%2Fmanual%2Fsi5315-evbnew_fig.1.jpg&w=1920&q=75)
SI5315-EVB, Evaluation Board for the Si5315 is a jitter-attenuating clock multiplier for Gb and 10G Synchronous Ethernet, SONET/SDH and PDH (T1/E1) applications. The Si5315 accepts dual clock inputs ranging from 8 kHz to 644.53 MHz and generates two equal frequency-multiplied clock outputs ranging from 8 kHz to 644.53 MHz. The input clock frequency and clock multiplication ratio are selectable from a table of popular SyncE and T1/E1 rates. The Si5315 is based on 3rd-generation DSPLL technology, which provides any-rate frequency synthesis and jitter attenuation in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components